# **Predicting and Alleviating Bottlenecks in Hybrid CPU** and Memory Architectures inte Nanda Velugoti, Kyle Hale [IIT] Joseph Manzano, Nathan Tallent [PNNL]

nvelugoti@hawk.iit.edu



### **Hybrid CPU Architectures**

**Pacific Northwest** 

NATIONAL LABORATORY

In HPC, computing architectures usually tend to be homogeneous in nature and are specifically designed to be highly parallel and closely connect clusters of compute units. This is because in the HPC applications benefit from homogeneous systems with minimal OS noise (data parallelism, frequent bulk synchronization).

Hybrid architectures have been explored in embedded and mobile devices in the past. However, with the release of new Intel's P/E-core CPUs, hybrid architectures have entered desktop/cloud/server devices.

## **Impact of Hybrid CPUs**



### Output of Linux's *Istopo:* Alderlake Architecture 12th Gen Intel(R) Core(TM) i9-12900KF



## **Related Work**

[1] Kilic, Ozgur O., et al. "MemGaze: Rapid and Effective Load-Level Memory Trace Analysis." 2022 IEEE International Conference on Cluster Computing (CLUSTER). IEEE, 2022.

[2] Wamhoff, Jons-Tobias, et al. "The turbo diaries: Application-controlled frequency scaling explained." USENIX Annual Technical Conference. 2014.

- "hot zones" of the app and output an optimal (yet estimated) power/frequency transition map

- We show the impacts of hybrid CPUs on parallel workloads.
  - Parallel applications with work imbalance -> better (strong) scaling when threads are not pinned to cores.
- We present an approach to capture power characteristics of an application
  - IP + Frequency Transition Graphs -> to represent app's power/frequency utilization over time.
  - Instruction Hot Sequences  $\rightarrow$  to represent "hot zones", i.e., which part of app is causing such power/ frequency changes.
- We then present our current work on prediction and alleviation approaches
  - Utilize the profiled information to predict optimal power transition pattern.
  - Implement a user-space power governor to explicitly enforce the optimal pattern at





